DocumentCode :
2333652
Title :
Low cost schemes for fault tolerance in matrix opebations with processor abbays
Author :
Huang, Knang-Hua K. ; Abraham, Jacob A.
fYear :
1995
fDate :
27-30 June 1995
Firstpage :
98
Abstract :
Matrix encoding schemes are proposed to detect and correct errors when matrix operations are performed using processor arrays. The method proposed assumes that failures are confined to a single processor. Such a fault model covers a broad class of faults. This method is not only applicable to errors caused by permanent faults but also to transient errors. Two processor array architectures for matrix multiplication are investigated and compared from a fault-tolerance viewpoint; it is shown that only small redundancy ratios - O(1/n) of hardware and O(log2(n)/n) of time, are required for processor array systems to achieve reliable matrix operations.
Keywords :
Circuit faults; Costs; Error correction; Fault tolerance; Fault tolerant systems; Hardware; Jacobian matrices; Logic; Redundancy; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fault-Tolerant Computing, 1995, Highlights from Twenty-Five Years., Twenty-Fifth International Symposium on
Conference_Location :
Pasadena, CA, USA
Print_ISBN :
0-8186-7150-5
Type :
conf
DOI :
10.1109/FTCSH.1995.532619
Filename :
532619
Link To Document :
بازگشت