DocumentCode :
2334090
Title :
Radiation-tolerant combinational gates - an implementation based comparison
Author :
Veeravalli, Varadan Savulimedu ; Steininger, Andreas
Author_Institution :
Inst. of Comput. Eng., Vienna Univ. of Technol., Vienna, Austria
fYear :
2012
fDate :
18-20 April 2012
Firstpage :
115
Lastpage :
120
Abstract :
As newer CMOS technologies are known to be more susceptible to particle hits, radiation tolerance is receiving increased attention. Several techniques for attaining this property are available in the literature already. However, virtually all of the publications refer to an inverter circuit, and the related robustness assessments (if any) are hard to compare, since important characteristics, such as technology or fault model, differ. In this paper we fill this gap by applying the available concepts to combinational gates, in particular an XOR gate, using the same concrete technology and sizing as well as the same fault model. By means of extensive analog simulations we verify and finally tune their robustness to the same level. On this foundation we can then make a comparison of the respective overheads and problems, such that it becomes relatively easy to distinguish efficient solutions from problematic ones.
Keywords :
CMOS logic circuits; invertors; logic gates; CMOS technologies; XOR gate; analog simulations; concrete technology; fault model; inverter circuit; radiation tolerance; radiation-tolerant combinational gates; robustness assessments; Circuit faults; Fault tolerance; Integrated circuit modeling; Inverters; Logic gates; MOS devices; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2012 IEEE 15th International Symposium on
Conference_Location :
Tallinn
Print_ISBN :
978-1-4673-1187-8
Electronic_ISBN :
978-1-4673-1186-1
Type :
conf
DOI :
10.1109/DDECS.2012.6219036
Filename :
6219036
Link To Document :
بازگشت