DocumentCode :
2334869
Title :
Online self-checking and correction for crosstalk-induced timing errors on VLSI interconnects
Author :
Lai, Ping-Liang ; Huang, Der-Chen
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Chung-Hsing Univ., Taichung, Taiwan
fYear :
2012
fDate :
18-20 April 2012
Firstpage :
294
Lastpage :
299
Abstract :
In this paper, a two-phase study was accomplished to explore the error identification and classification in terms of designing a self-check and correction circuit for crosstalk timing errors. A signature fault model (SFM) was firstly derived from an error space and a logical signature model (LSM) to recovery crosstalk timing errors such as glitch, delay, and speedup. Second, a transistor-level error detector, called crosstalk- error self-repairer (CESR), was designed to simplify the proposed SFM model. The proposed circuit has the capability of online error detection, correction, and error tolerant to obtain more reliable on-chip communication. In addition, the experimental results had been conducted thoroughly to demonstrate the effectiveness of our proposed work.
Keywords :
VLSI; crosstalk; SFM model; VLSI interconnects; correction circuit; crosstalk error self-repairer; crosstalk timing errors; crosstalk-induced timing errors; error identification; error space; error tolerant; logical signature model; online error detection; online self-checking; reliable on-chip communication; signature fault model; transistor level error detector; Decision support systems; crosstalk; diagnostic test; interconnects; online detection and correction; signal integrity; timing error;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2012 IEEE 15th International Symposium on
Conference_Location :
Tallinn
Print_ISBN :
978-1-4673-1187-8
Electronic_ISBN :
978-1-4673-1186-1
Type :
conf
DOI :
10.1109/DDECS.2012.6219077
Filename :
6219077
Link To Document :
بازگشت