DocumentCode :
2334890
Title :
On test time reduction using pattern overlapping, broadcasting and on-chip decompression
Author :
Chloupek, Martin ; Novak, Ondrej ; Jenicek, Jiri
Author_Institution :
Czech Tech. Univ. in Prague, Prague, Czech Republic
fYear :
2012
fDate :
18-20 April 2012
Firstpage :
300
Lastpage :
305
Abstract :
The paper deals with the problem of test data volume, test application time and on-chip test decompressor hardware overhead of scan based circuits. Broadcast-based test compression techniques can reduce both the test data volume and test application time. Pattern overlapping test compression techniques are proven to be highly effective in the test data volume reduction and low decompressor hardware requirements. This paper presents a new test compression and test application approach that combines both the test pattern overlapping technique and the test pattern broadcasting technique. This new technique significantly reduces test application time by utilizing a new on-chip test decompressor architecture presented in this paper.
Keywords :
boundary scan testing; broadcasting; compressors; data compression; integrated circuit testing; broadcast-based test compression techniques; on test time reduction; on-chip decompression; on-chip test decompressor hardware; pattern broadcasting; pattern overlapping test compression techniques; scan-based circuits; test application time; test data volume; test data volume reduction; Broadcasting; Built-in self-test; Circuit faults; Clocks; Optimized production technology; System-on-a-chip; Vectors; Scan-based testing; broadcasting; on-chip decompression; overlapping; test compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2012 IEEE 15th International Symposium on
Conference_Location :
Tallinn
Print_ISBN :
978-1-4673-1187-8
Electronic_ISBN :
978-1-4673-1186-1
Type :
conf
DOI :
10.1109/DDECS.2012.6219078
Filename :
6219078
Link To Document :
بازگشت