Title :
Counter-based residue arithmetic circuit for VLSI digital signal processing systems
Author :
Tomabechi, Nobuhiro
Author_Institution :
Hachinohe Inst. of Technol., Japan
Abstract :
The counter-based residue arithmetic circuit, which is composed of ring counters and performs residue arithmetic operations by pulse counting, is proposed for the efficient implementation of VLSI digital signal processing systems. A masterslice LSI on which counter-based residue arithmetic circuits are regularly arranged is also presented. It is demonstrated that the counter-based residue arithmetic circuit has a simple, regular, and well partitioned structure, and that a highly regular and parallel architecture based on both the residue number system and pipelining can be realized
Keywords :
VLSI; counting circuits; digital arithmetic; digital filters; integrated logic circuits; large scale integration; parallel processing; pipeline processing; signal processing equipment; VLSI; counter-based residue arithmetic circuit; digital signal processing systems; masterslice LSI; parallel architecture; pipelining; ring counters; Counting circuits; Digital arithmetic; Digital signal processing; Flip-flops; Large scale integration; Parallel architectures; Pipeline processing; Pulse circuits; Read only memory; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1988., IEEE International Symposium on
Conference_Location :
Espoo
DOI :
10.1109/ISCAS.1988.15278