Title :
PFD output monitoring for RF PLL BIST
Author :
Asquini, A. ; Badets, Franck ; Mir, Salvador ; Carbonero, Jean-Louis ; Bouzaida, Laroussi
Author_Institution :
STMicroelectron., Crolles
Abstract :
With devices operating at ever increasing speed, high resolution RF circuit performances are rapidly becoming non measurable even with the use of RF dedicated testers at affordable costs. This work deals with the development of BIST techniques for RF PLLs. Our aim is to find test measures that are highly correlated to performances that are too costly to measure on-chip and/or on-tester, in order to reduce test time and resources for production test while maintaining standard quality. A BIST output is typically a Go/No-Go output digital signal (most often associated with a structural test). In this work, we will consider as BIST outputs low frequency outputs from embedded monitors (BIST sensors) that can be used by the tester for the evaluation of circuit performances by means of regression functions (Alternate Test). In particular, we will consider monitoring the output of the phase frequency detector (PFD) for PLL BIST purposes. Our case-study is a 65 nm CMOS RF PLL designed and manufactured at ST Microelectronics.
Keywords :
CMOS integrated circuits; built-in self test; phase locked loops; regression analysis; BIST sensors; CMOS RF PLL; PFD output monitoring; RF PLL BIST; STMicroelectronics; embedded monitors; phase frequency detector; phase locked loop; production test; radiofrequency circuit; regression functions; size 65 nm; Built-in self-test; Circuit testing; Costs; Monitoring; Performance evaluation; Phase frequency detector; Phase locked loops; Radio frequency; Time measurement; Velocity measurement;
Conference_Titel :
Mixed-Signals, Sensors, and Systems Test Workshop, 2008. IMS3TW 2008. IEEE 14th International
Conference_Location :
Vancouver, BC
Print_ISBN :
978-1-4244-2395-8
Electronic_ISBN :
978-1-4244-2396-5
DOI :
10.1109/IMS3TW.2008.4581625