DocumentCode :
2341650
Title :
Improved Implementation of CRL and SCRL Gates for Ultra Low Power
Author :
Agarkhed, Amit ; Patil, Sharvil ; Gupta, Anu
Author_Institution :
Electr. & Electron. Eng. Dept., BITS Pilani, Pilani, India
fYear :
2009
fDate :
27-28 Oct. 2009
Firstpage :
123
Lastpage :
125
Abstract :
Working with low frequency universal charge recovery logic (CRL) based NAND gate, the leakage current results in gradual charge up of the output node resulting in an incorrect output. A better implementation of the same circuit which increases the output resistance for the leakage current is used to mitigate this drawback in this paper. Also an analysis of the effect of rise time of clock edge on power dissipation of the split charge recovery logic (SCRL) based NAND gates has also been done.
Keywords :
leakage currents; logic gates; low-power electronics; NAND gate; SCRL gates; leakage current; low frequency universal charge recovery logic; split charge recovery logic; Circuits; Clocks; Communications technology; Frequency; Leakage current; Logic; Power dissipation; Power engineering and energy; Rails; Voltage; Adiabatic; CRL; Energy Recovery; Low power VLSI design; NAND; SCRL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Recent Technologies in Communication and Computing, 2009. ARTCom '09. International Conference on
Conference_Location :
Kottayam, Kerala
Print_ISBN :
978-1-4244-5104-3
Electronic_ISBN :
978-0-7695-3845-7
Type :
conf
DOI :
10.1109/ARTCom.2009.158
Filename :
5328051
Link To Document :
بازگشت