Title :
Hierarchical testability measurement and design for test selection by cost prediction
Author :
Dear, I.D. ; Dislis, C. ; Lau, S.C. ; Miles, J. ; Ambler, A.P.
Author_Institution :
Brunel Univ., Uxbridge, UK
Abstract :
Problems associated with test costs for complex electronic systems are discussed and a test strategy planner (TSP) is proposed which uses cost prediction throughout each design stage of a product to analyze the test costs and suggest methods of reducing the total product cost by design for test (DFT) choices. The TSP described is aimed at DFT applied to large integrated circuits designed within a standard-cell-based design system. However, the approach can be expanded both to encompass full-custom design of chips and to take in factors that affect board/system level implications of DFT at chip level
Keywords :
circuit CAD; economics; electronic engineering computing; electronic equipment testing; integrated circuit testing; large scale integration; IC testing; cost prediction; design for test; hierarchical testability measurement; large integrated circuits; product cost; standard-cell-based design; test selection; test strategy planner; Aerospace testing; Circuit testing; Computer aided engineering; Computer aided manufacturing; Costs; Design automation; Electronic equipment testing; Manufacturing industries; Product design; System testing;
Conference_Titel :
European Test Conference, 1989., Proceedings of the 1st
Conference_Location :
Paris
Print_ISBN :
0-8186-1937-6
DOI :
10.1109/ETC.1989.36219