Title :
Test time reduction through minimum execution of tester-hardware setting instructions
Abstract :
The introduction of low-priced test systems and the reduction of the test time are necessary in order to decrease the testing costs that are included in the cost of manufacturing VLSI. However, coupled with the miniaturization of the fabrication process, the test time tends to become considerably longer for multifunctional and complex VLSI with high integration. In this paper, we present a new method enabling the automatic reduction of the test time. This method consists of shortening the test time by installing virtual tester hardware on the tester CPU memory in order to delete duplicate tester hardware setting instructions. The efficiency of this method is proven by experiments showing that a test time reduction of 5~25% could be obtained
Keywords :
VLSI; automatic test equipment; automatic test pattern generation; automatic test software; integrated circuit testing; production testing; ATPG; VLSI manufacturing cost; automatic reduction; instructions duplication deletion; low-priced test systems; minimum execution; test time optimizer; test time reduction; tester CPU memory; tester-hardware setting instructions; testing costs; virtual tester hardware; Automatic testing; Circuit testing; Costs; Fabrication; Hardware; Performance evaluation; System testing; Time measurement; Very large scale integration; Voltage;
Conference_Titel :
Test Symposium, 2001. Proceedings. 10th Asian
Conference_Location :
Kyoto
Print_ISBN :
0-7695-1378-6
DOI :
10.1109/ATS.2001.990277