DocumentCode :
2343635
Title :
High-level test generation for sequential circuits
Author :
Winter, Th
Author_Institution :
Siemens AG, Munich, West Germany
fYear :
1989
fDate :
12-14 Apr 1989
Firstpage :
314
Lastpage :
321
Abstract :
An algorithm is presented for VLSI-circuit test-data transport at high levels of abstraction above gate-level. It can be used in the course of the test-pattern lift proposed by H. Hofestadt and M. Gerner (1987) for generating tests of sequential circuits. A precondition for its efficient use is a circuit under test without critical feedback cycles. Thus, an important aspect of the test strategy-the analysis of cycles in a sequential circuit-is proposed as a criterion for testability analysis. An efficient method for breaking critical feedback cycles is discussed. To minimize design-for-testability additions, the proposed approach uses inherently easily testable structures to a greater extent than conventional testing methods. The application of cycle analysis techniques and algorithm is demonstrated with the aid of a simple sequential circuit. Analysis shows that all circuit cycles could be recognized as noncritical
Keywords :
VLSI; integrated logic circuits; logic testing; sequential circuits; VLSI; algorithm; analysis of cycles; criterion for testability analysis; critical feedback cycles; cycle analysis; design-for-testability; high level test generation; logic testing; sequential circuits; Circuit testing; Design for testability; Feedback; Integrated circuit interconnections; Laboratories; Process design; Sequential analysis; Sequential circuits; Test pattern generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Test Conference, 1989., Proceedings of the 1st
Conference_Location :
Paris
Print_ISBN :
0-8186-1937-6
Type :
conf
DOI :
10.1109/ETC.1989.36258
Filename :
36258
Link To Document :
بازگشت