DocumentCode :
2344653
Title :
Energy Aware Loop Scheduling for High Performance Multi-Module Memory
Author :
Qiu, Meikang ; Liu, Meiqin ; Hu, Fei ; Liu, Shaobo ; Wang, Lingfeng
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Kentucky, Lexington, KY, USA
fYear :
2009
fDate :
19-21 Oct. 2009
Firstpage :
16
Lastpage :
22
Abstract :
The speed gap between processor and memory is the major bottleneck for modern computing systems. Many modern processors, such as the CELL processor, employ multi-core, multimodule architecture to hide memory access latency. However, making effective use of multiple memory modules remains difficult, considering the combined effect of performance and energy requirements. This paper studies the scheduling and assignment problem that optimize both energy and performance. An efficient algorithm, EALSPP (Energy Aware Loop Scheduling with Prefetching and Partition), is proposed. The algorithm attempts to maximize energy saving while hiding memory latency with the combination of loop scheduling, data prefetching, memory partition, and heterogeneous memory module type assignment. Experimental results demonstrate the effectiveness of our approach.
Keywords :
processor scheduling; storage management; EALSPP algorithm; data prefetching; energy aware loop scheduling; energy saving; high performance multimodule memory; memory module type assignment; memory partition; Computer networks; Concurrent computing; Delay; High performance computing; Parallel processing; Partitioning algorithms; Prefetching; Processor scheduling; Scheduling algorithm; Tiles; Energy minimization; loop scheduling; multi-module; partition; prefetching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Network and Parallel Computing, 2009. NPC '09. Sixth IFIP International Conference on
Conference_Location :
Gold Coast, QLD
Print_ISBN :
978-1-4244-4990-3
Electronic_ISBN :
978-0-7695-3837-2
Type :
conf
DOI :
10.1109/NPC.2009.13
Filename :
5328320
Link To Document :
بازگشت