DocumentCode :
2344724
Title :
Topological optimization of PLAs for yield enhancement
Author :
Chiluvuri, Venkat K R ; Koren, Israel
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
fYear :
1993
fDate :
27-29 Oct 1993
Firstpage :
175
Lastpage :
182
Abstract :
Several topological optimization techniques have been developed to minimize the area of PLAs. Significant yield enhancement can also be achieved by minimizing the defect sensitivity of a design that is already optimized for area. The authors propose a yield enhancement technique through which the defect sensitivity of the design will be minimized without increasing the area. This reduction in critical area is achieved primarily by minimizing the wire lengths in several layers of the layout. The yield enhancement results of the proposed technique on some benchmark PLA examples are presented
Keywords :
programmable logic arrays; PLAs; benchmark PLA; critical area; defect sensitivity; minimisation; topological optimization; wire lengths; yield enhancement; Automatic logic units; Contracts; Degradation; Design optimization; Fault tolerant systems; Programmable logic arrays; Silicon compiler; Software tools; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1993., The IEEE International Workshop on
Conference_Location :
Venice
ISSN :
1550-5774
Print_ISBN :
0-8186-3502-9
Type :
conf
DOI :
10.1109/DFTVS.1993.595768
Filename :
595768
Link To Document :
بازگشت