Title :
Oxide charge trapping and HCI susceptibility of a submicron CMOS dual-poly (N+/P+) gate technology
Author :
Sun, Shih Wei ; Fu, Kuan-Yu ; Swift, Craig T. ; Yeargain, John R.
Author_Institution :
Motorola Inc., Austin, TX, USA
Abstract :
Gate-oxide charge trapping and hot-carrier injection (HCI) susceptibility of a submicrometer CMOS dual-poly (n+/p+ ) gate, Ti-salicide, double-metal technology are discussed. The Si-SiO2 interface property is believed to be modified by the p+ poly gate process, possibly due to boron penetration from the p+ polysilicon into the gate oxide. This accounts for the observed reduction in hole trapping during constant-current stress of the p+ poly gate capacitors and the large critical energy for interface trap generation during HCI stress of the p+ poly gate transistors. A general empirical relationship between the HCI power law parameters A (the precoefficient) and n (the power index) was obtained for both n-channel p-channel devices to describe the stress-time dependent degradation. Using the derived MOSFET lifetime, the limiting device type for this submicrometer CMOS dual-poly gate technology has also been determined
Keywords :
CMOS integrated circuits; hole traps; hot carriers; integrated circuit testing; interface electron states; MOSFET lifetime; Si-SiO2 interface property; constant-current stress; gate oxide charge trapping; hole trapping; hot carrier injection susceptibility; interface trap generation; n-channel devices; p-channel devices; p+ poly gate process; stress-time dependent degradation; submicron CMOS dual-poly gate technology; Boron; CMOS technology; Capacitors; Degradation; Electrodes; Human computer interaction; Laboratories; MOS devices; MOSFETs; Stress;
Conference_Titel :
Reliability Physics Symposium, 1989. 27th Annual Proceedings., International
Conference_Location :
Phoenix, AZ
DOI :
10.1109/RELPHY.1989.36342