DocumentCode :
2345235
Title :
A Novel Time and Energy Efficient Cubing Circuit Using Vedic Mathematics for Finite Field Arithmetic
Author :
Ramalatha, M. ; Thanushkodi, K. ; Deena Dayalan, K. ; Dharani, P.
Author_Institution :
Electron. & Commun. Dept, Karpaga Vinayaga Coll. of Eng., Chennai, India
fYear :
2009
fDate :
27-28 Oct. 2009
Firstpage :
873
Lastpage :
875
Abstract :
Cubing plays a vital role in secure communication systems, signal processing applications, finite field arithmetic etc. As the radix of the number used for cubing increases the process gets complicated which in turn increases the delay and power consumption. Vedic mathematics is an ancient mathematics concept that provides a fast and a reliable approach to perform arithmetic operations using sixteen Sutras or word- formulae. In this paper the Anurupya Vedic sutra is used for cubing operations with two different multiplier architectures - one array structured and one tree structure. The performance of these multipliers for cubing applications is compared on the basis of their delay, power consumption and area utilization and it is proved that Anurupya Sutra improves the performance tremendously.
Keywords :
carry logic; multiplying circuits; Anurupya Vedic sutra; Vedic mathematics; Wallace tree multiplier; carry save multiplier; cubing circuit; finite field arithmetic; multiplier architectures; multipliers; one array structured; one tree structure; Arithmetic; Circuits; Delay; Energy consumption; Energy efficiency; Galois fields; Mathematics; Power system reliability; Signal processing; Tree data structures; Carry save multipliers; Cubing; Vedic mathematics; Wallace tree multipliers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Recent Technologies in Communication and Computing, 2009. ARTCom '09. International Conference on
Conference_Location :
Kottayam, Kerala
Print_ISBN :
978-1-4244-5104-3
Electronic_ISBN :
978-0-7695-3845-7
Type :
conf
DOI :
10.1109/ARTCom.2009.227
Filename :
5328387
Link To Document :
بازگشت