DocumentCode :
2345493
Title :
HDL-based modeling of embedded processor behavior for retargetable compilation
Author :
Leupers, Rainer
Author_Institution :
Dept. of Comput. Sci., Dortmund Univ., Germany
fYear :
1998
fDate :
2-4 Dec 1998
Firstpage :
51
Lastpage :
54
Abstract :
The concept of retargetability enables compiler technology to keep pace with the increasing variety of domain-specific embedded processors. In order to achieve user retargetability, powerful processor modeling formalisms are required. Most of the recent modeling formalisms concentrate on horizontal, VLIW-like instruction formats. However, for encoded instruction formats with restricted instruction-level parallelism (ILP), a large number of ILP constraints might need to be specified, resulting in less concise processor models. This paper presents an HDL-based approach to processor modeling for retargetable compilation, in which ILP may be implicitly constrained. As a consequence, the formalism allows for concise models also for encoded instruction formats. The practical applicability of the modeling formalism is demonstrated by means of a case study for a complex DSP
Keywords :
embedded systems; hardware description languages; program compilers; ILP; compiler technology; embedded processor behavior; instruction-level parallelism; retargetability; retargetable compilation; Computer science; Decoding; Digital signal processing; Encoding; Hardware design languages; Instruction sets; Kernel; Parallel processing; Process design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Synthesis, 1998. Proceedings. 11th International Symposium on
Conference_Location :
Hsinchu
ISSN :
1080-1820
Print_ISBN :
0-8186-8623-5
Type :
conf
DOI :
10.1109/ISSS.1998.730596
Filename :
730596
Link To Document :
بازگشت