Title :
On Design and Analysis of a Feasible Network-on-Chip (NoC) Architecture
Author :
Bahn, Jun Ho ; Lee, Seung Eun ; Bagherzadeh, Nader
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Irvine, CA
Abstract :
In this paper, we present several enhanced network techniques which are appropriate for VLSI implementation and have reduced complexity, high throughput, and simple routing algorithm even if basic network problems such as deadlock and livelock, are considered. We develop a new packet definition to support different requirements in an MIMD message passing architecture and also verify its efficiency by comparing simulation results with various routing algorithms. Major contributions of this paper are the design of network-on-chip (NoC) architecture adopting a minimal adaptive routing algorithm with competitive performance and feasible design complexity, thus satisfying all the stated design goals. The proposed adaptive routing algorithm and NoC architecture offer nearly optimal performance. This can be shown by comparing with the near-optimal worst-case throughput routing algorithm for 2D-mesh networks. By providing a uniform way of constructing such network architecture, its scalability can be easily accomplished. Moreover, this network architecture can be applied to different SoC developments
Keywords :
VLSI; integrated circuit design; network analysis; network-on-chip; MIMD message passing architecture; VLSI implementation; adaptive routing algorithm; chip analysis; chip design; feasible network-on-chip architecture; packet definition; Algorithm design and analysis; Bandwidth; Computer architecture; Integrated circuit interconnections; Network-on-a-chip; Random access memory; Read-write memory; Routing; Throughput; Very large scale integration;
Conference_Titel :
Information Technology, 2007. ITNG '07. Fourth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7695-2776-0
DOI :
10.1109/ITNG.2007.139