DocumentCode :
2347379
Title :
Layout level design for testability strategy applied to a CMOS cell library
Author :
Blom, F.C. ; Oliver, J. ; Rullán, M. ; Ferrer, C.
Author_Institution :
Twente Univ., Enschede, Netherlands
fYear :
1993
fDate :
27-29 Oct 1993
Firstpage :
199
Lastpage :
206
Abstract :
The layout level design for testability (LLDFT) rules used here allow to avoid some hard to detect faults or even undetectable faults on a cell library by modifying the cell layout without changing their behavior and achieving a good level of reliability. These rules avoid some open faults or reduce their appearance probability. The main purpose has been to apply that set of LLDFT rules on the cells of the library designed at the Centre Nacional de Microelectronica (CNM) in order to obtain a highly testable cell library. The authors summarize the main results (area overhead and performance degradation) of the application of the LLDFT rules on the cells
Keywords :
CMOS logic circuits; CMOS cell library; Centre Nacional de Microelectronica; appearance probability; cell library; design for testability; layout level; open faults; Circuit faults; Circuit testing; Degradation; Design for testability; Fault detection; Libraries; Semiconductor device modeling; Switching circuits; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1993., The IEEE International Workshop on
Conference_Location :
Venice
ISSN :
1550-5774
Print_ISBN :
0-8186-3502-9
Type :
conf
DOI :
10.1109/DFTVS.1993.595782
Filename :
595782
Link To Document :
بازگشت