Title :
Multirate hybrid continuous-time/discrete-time cascade 2–2 ΣΔ modulator for wideband telecom
Author :
García-Sánchez, J. Gerardo ; De la Rosa, José M.
Author_Institution :
Inst. de Microelectron. de Sevilla, Univ. de Sevilla, Sevilla, Spain
Abstract :
This paper presents the design of a hybrid continuous-time/discrete-time fourth-order cascade ΣΔ modulator intended for wideband low-power wireless applications. The circuit is based on a new concept of multirate operation, in which the front-end stage - implemented using continuous-time (Gm-C) integrators - operates at a higher rate than the back-end (switched-capacitor) stage. This strategy benefits from the faster operation of continuous-time circuits while keeping power efficiency and high robustness against circuit element tolerances. Simulation results show that the modulator is able to operate with a maximum sampling rate of up to 1GHz, digitizing signals with a 44-to-92dB peak signal-to-(noise+distortion) ratio within a programmable 5-to-60MHz bandwidth.
Keywords :
broadband networks; low-power electronics; modulators; sigma-delta modulation; Gm-C integrator; bandwidth 5 MHz to 60 MHz; continuous-time circuit; continuous-time integrator; front-end stage-implementation; gain 44 dB to 92 dB; maximum sampling rate; multirate hybrid continuous-time-discrete-time cascade 2-2 ΣΔ modulator; peak signal-to-noise+distortion ratio; wideband low-power wireless application; wideband telecom; Capacitance; Clocks; Gain; Generators; Modulation; Signal resolution; Wideband;
Conference_Titel :
VLSI and System-on-Chip (VLSI-SoC), 2011 IEEE/IFIP 19th International Conference on
Conference_Location :
Hong Kong
Print_ISBN :
978-1-4577-0171-9
Electronic_ISBN :
978-1-4577-0169-6
DOI :
10.1109/VLSISoC.2011.6081599