DocumentCode :
2348434
Title :
An embedded DRAM-FPGA chip with instantaneous logic reconfiguration
Author :
Motomura, Masato ; Aimoto, Yoshiharu ; Shibayama, Atsufkni ; Yabe, Yoshikazu ; Yamashina, Masakazu
Author_Institution :
Microelectron. Res. Labs., NEC Corp., Japan
fYear :
1998
fDate :
15-17 Apr 1998
Firstpage :
264
Lastpage :
266
Abstract :
Reconfigurable computing is attracting wide attention as a novel general purpose computing paradigm for accelerating compute intensive and/or data-parallel applications, such as compression, encryption, searching, sorting, and image processing. A key enabling technology for a reconfigurable computer is in-system logic reconfiguration of SRAM-based FPGAs, through which its hardware architecture is dynamically customized for a specific task on demand. Quicker a reconfiguration is, more frequent the reconfigurations can become: i.e., a reconfigurable computer can adapt to applications which have more dynamic behavior. A whole-chip reconfiguration in conventional FPGAs, however, takes at least 100μs. With this long latency, a reconfigurable computer is adaptable only to static applications, substantially losing the general-purposeness of the original concept. Integrating a DRAM with an FPGA can become an ideal solution to this problem. The on-chip DRAM can store hundreds of configuration programs, and the logic reconfiguration can get extremely faster by context-switching among the programs utilizing huge bandwidth internal to the DRAM core. Being driven by this observation, we have conducted prototype design of an embedded DRAM-FPGA chip
Keywords :
DRAM chips; field programmable gate arrays; logic design; real-time systems; reconfigurable architectures; DRAM; SRAM-based FPGAs; data-parallel applications; embedded DRAM-FPGA chip; encryption; image processing; in-system logic reconfiguration; instantaneous logic reconfiguration; reconfigurable computer; reconfigurable computing; searching; sorting; Acceleration; Application software; Cryptography; Field programmable gate arrays; Hardware; Image coding; Image processing; Random access memory; Reconfigurable logic; Sorting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
FPGAs for Custom Computing Machines, 1998. Proceedings. IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-8186-8900-5
Type :
conf
DOI :
10.1109/FPGA.1998.707909
Filename :
707909
Link To Document :
بازگشت