Title :
Layout guidelines for 3D architectures including Optical Ring Network-on-Chip (ORNoC)
Author :
Beux, Sébastien Le ; Trajkovic, Jelena ; O´Connor, Ian ; Nicolescu, Gabriela
Author_Institution :
Lyon Inst. of Nanotechnol., Ecole Centrale de Lyon, Lyon, France
Abstract :
Trends in design of the next generation of Multi-Processors System on Chip (MPSoC) point to 3D integration of thousand of processing elements, requiring high performance interconnect for high throughput and low latency communications. Optical on-chip interconnects enable significantly increased bandwidth and decreased latency. They are thus considered as one of the most promising paradigms for the design of such system. However, existence of interfaces between electronic and photonic signals implies strong constraints on the layout of the 3D architecture and may impact the architecture scalability. In this paper, we propose and evaluate a possible layout for an optical Network-on-Chip used to interconnect processing elements located on different electrical layers.
Keywords :
integrated circuit interconnections; multiprocessor interconnection networks; network-on-chip; optical interconnections; 3D architecture layout guideline; ORNoC; Optical on-chip interconnection; architecture scalability; electronic signal; next generation MPSoC point; next generation multiprocessor system on chip point; optical ring network-on-chip; photonic signal; processing element interconnection; Computer architecture; Layout; Optical fiber networks; Optical interconnections; Optical receivers; Optical waveguides; Three dimensional displays;
Conference_Titel :
VLSI and System-on-Chip (VLSI-SoC), 2011 IEEE/IFIP 19th International Conference on
Conference_Location :
Hong Kong
Print_ISBN :
978-1-4577-0171-9
Electronic_ISBN :
978-1-4577-0169-6
DOI :
10.1109/VLSISoC.2011.6081645