DocumentCode
2349167
Title
Current testing viability in dynamic CMOS circuits
Author
Renovell, M. ; Figueras, J.
Author_Institution
LIRMM, Univ. de Montpellier II, France
fYear
1993
fDate
27-29 Oct 1993
Firstpage
207
Lastpage
214
Abstract
Current testing of dynamic CMOS integrated circuits with single phase clock is investigated. The analysis is performed on a single phase stage dynamic CMOS module in the presence of internal bridging defects of low resistance. These defects produce intermediate voltage levels which cause difficulties to the logic testing methods based on voltage level comparison. It is shown that current testing may be an effective complement to the usual logic methods. Theoretical bounds on the coverage of single internal bridges obtainable by current testing are given
Keywords
CMOS logic circuits; IDDQ measurement; bridge analysis; current testing; dynamic CMOS circuits; intermediate voltage levels; internal bridges; internal bridging defects; logic testing; single phase clock; single phase stage dynamic CMOS module; voltage level comparison; Bridge circuits; CMOS integrated circuits; CMOS logic circuits; Circuit testing; Clocks; Integrated circuit testing; Logic testing; Switches; Tin; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Defect and Fault Tolerance in VLSI Systems, 1993., The IEEE International Workshop on
Conference_Location
Venice
ISSN
1550-5774
Print_ISBN
0-8186-3502-9
Type
conf
DOI
10.1109/DFTVS.1993.595792
Filename
595792
Link To Document