DocumentCode :
2349588
Title :
Structural Test for Graceful Degradation of NoC Switches
Author :
Dalirsani, Atefe ; Holst, Stefan ; Elm, Melanie ; Wunderlich, Hans-Joachim
Author_Institution :
Inst. fur Tech. Inf., Univ. Stuttgart, Stuttgart, Germany
fYear :
2011
fDate :
23-27 May 2011
Firstpage :
183
Lastpage :
188
Abstract :
Networks-on-Chip (NoCs) are implicitly fault tolerant due to their inherent redundancy. They can overcome defective cores, links and switches. As a side effect, yield is increased at the cost of reduced performability. In this paper, a new diagnosis method based on the standard flow of industrial volume testing is presented, which is able to identify the intact functions rather than providing only a pass/fail result for the complete switch. The new method combines for the first time the precision of structural testing with information on the functional behavior in the presence of defects to determine the unaffected switch functions and use partially defective NoC switches. According to the experimental results, this improves the performability of NoCs as more than 61% of defects only impair one switch port. Unlike previous methods for implementing fault tolerant switches, the developed technique does not impose any additional area overhead and is compatible with any switch design.
Keywords :
fault tolerance; network-on-chip; NoC switch; diagnosis method; fault tolerance; graceful degradation; industrial volume testing; networks-on-chip; pass-fail result; performability reduction; structural test; Automatic test pattern generation; Circuit faults; Control systems; Fault tolerance; Fault tolerant systems; Production; Routing; Graceful Degradation; Logic Diagnosis; Network-on-Chip; Performability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2011 16th IEEE European
Conference_Location :
Trondheim
ISSN :
1530-1877
Print_ISBN :
978-1-4577-0483-3
Electronic_ISBN :
1530-1877
Type :
conf
DOI :
10.1109/ETS.2011.33
Filename :
5957944
Link To Document :
بازگشت