Title :
Towards Variation-Aware Test Methods
Author :
Polian, Ilia ; Becker, Bernd ; Hellebrand, Sybille ; Wunderlich, Hans-Joachim ; Maxwell, Peter
Author_Institution :
Univ. of Passau, Passau, Germany
Abstract :
Nanoelectronic circuits are increasingly affected by massive statistical process variations, leading to a paradigm shift in both design and test area. In circuit and system design, a broad class of methods for robustness like statistical design and self calibration has emerged and is increasingly used by the industry. The test community´s answer to the massive-variation challenge is currently adaptive test. The test stimuli are modified on the fly (during test application) based on the circuit responses observed. The collected circuit outputs undergo statistical post-processing to facilitate pass/fail classification. We will present fundamentals of adaptive and robust test techniques and their theoretical background. While adaptive test is effective, the understanding how it covers defects under different process parameter combinations is not fully established yet with respect to algorithmic foundations. For this reason, novel analytic and algorithmic approaches in the field of variation-aware testing will also be presented in the tutorial. Coverage of defects in the process parameter space is modeled and maximized by an interplay between special fault simulation and multi-constrained ATPG algorithms. These systematic approaches can complement adaptive test application schemes to form a closed-loop system that combines analytical data with measurement results for maximal test quality.
Keywords :
automatic test pattern generation; nanoelectronics; parameter estimation; statistical analysis; adaptive test; algorithmic foundations; closed loop system; fault simulation; massive variation challenge; maximal test quality; multi constrained ATPG algorithms; nanoelectronic circuits; paradigm shift; process parameter space; self calibration; statistical process variations; variation aware test methods; Adaptation models; Circuit faults; Computational modeling; Delay; Integrated circuit modeling; Logic gates; Testing; Adaptive test; Delay test; Parameter variations;
Conference_Titel :
Test Symposium (ETS), 2011 16th IEEE European
Conference_Location :
Trondheim
Print_ISBN :
978-1-4577-0483-3
Electronic_ISBN :
1530-1877
DOI :
10.1109/ETS.2011.51