DocumentCode :
2351284
Title :
Process and environmental variation impacts on ASIC timing
Author :
Zuchowski, Paul S. ; Habitz, Peter A. ; Hayes, Jerry D. ; Oppold, Jeffery H.
Author_Institution :
IBM Microelectron. Div., USA
fYear :
2004
fDate :
7-11 Nov. 2004
Firstpage :
336
Lastpage :
342
Abstract :
With each semiconductor process node, the impacts on performance of environmental and semiconductor process variations become a larger portion of the cycle time of the product. Simple guard-banding for these effects leads to increased product development times and uncompetitive products. In addition, traditional static timing methodologies are unable to cope with the large number of permutations of process, voltage, and temperature corners created by these independent sources of variation. In this paper we will discuss the sources of variation; by introducing the concepts of systematic inter-die variation, systematic intra-die variation and intra-die random variation. We will show that by treating these forms of variations differently, we can achieve design closure with less guard-banding than traditional methods.
Keywords :
application specific integrated circuits; integrated circuit design; integrated circuit packaging; ASIC timing; environmental variation impact; guard-banding; intra-die random variation; process variation impact; product cycle time; semiconductor process node; semiconductor process variation; systematic inter-die variation; systematic intra-die variation; Application specific integrated circuits; CMOS technology; Delay; Manufacturing industries; Microelectronics; Product development; Semiconductor process modeling; Temperature; Threshold voltage; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2004. ICCAD-2004. IEEE/ACM International Conference on
ISSN :
1092-3152
Print_ISBN :
0-7803-8702-3
Type :
conf
DOI :
10.1109/ICCAD.2004.1382597
Filename :
1382597
Link To Document :
بازگشت