DocumentCode :
2351333
Title :
The T9 transputer: A practical example of the application of standard test techniques
Author :
Frearson, Graham
Author_Institution :
Inmos Ltd., Bristol, UK
fYear :
1993
fDate :
27-29 Oct 1993
Firstpage :
231
Lastpage :
238
Abstract :
The authors outline a practical approach adopted to integrated current design-for-test methodologies into a VLSI chip containing several processing elements and embedded RAM. It is shown that optimizing design styles to suit the applications has resulted in the need for more than one test strategy. Global design rules concerning clocking and reset to allow scan and behavioral test are discussed. Using the T9000 virtual channel processor as an example, the integration of some of these techniques is explained
Keywords :
design for testability; ASIC; ROM signature analysis; T9 transputer; VLSI chip; clocking; control logic scan; embedded RAM; global design; integrated current design-for-test methodologies; reset; scan test; standard test; virtual channel processor; Automatic test pattern generation; Clocks; Design for testability; Design methodology; Design optimization; Random access memory; Software testing; Software tools; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1993., The IEEE International Workshop on
Conference_Location :
Venice
ISSN :
1550-5774
Print_ISBN :
0-8186-3502-9
Type :
conf
DOI :
10.1109/DFTVS.1993.595806
Filename :
595806
Link To Document :
بازگشت