DocumentCode :
2351460
Title :
A methodology for task based partitioning and scheduling of dynamically reconfigurable systems
Author :
Merino, Pedro ; Jacome, M. ; Lopez, Juan Carlos
Author_Institution :
Dept. de Ingenieria Electron., Univ. Politecnica de Madrid, Spain
fYear :
1998
fDate :
15-17 Apr 1998
Firstpage :
324
Lastpage :
325
Abstract :
Taking maximum advantage of dynamic reconfiguration in the implementation of digital systems poses a number of challenging research problems. Specifically, techniques are needed to partition the system behavioral description into segments of computation (or “scheduling units”), and to define a reconfiguration schedule with respect to those units, so as to maximize the performance of the dynamically reconfigurable system, subject to the area constraints of the FPGA. We propose a methodology to: (1) perform a coarse-grained partitioning of the system behavioral description into a set of tasks, (2) determine which sub-set of tasks is to remain resident in the FPGA, and which sub-set is to be non resident, (3) generate a reconfiguration schedule for the non-resident tasks by specifying when such tasks should be loaded on to and erased from the FPGA
Keywords :
field programmable gate arrays; processor scheduling; reconfigurable architectures; FPGA; area constraints; coarse-grained partitioning; digital systems; dynamically reconfigurable system; dynamically reconfigurable systems; reconfiguration schedule; scheduling; system behavioral description; task based partitioning; Adders; Circuit simulation; Communication system control; Delay; Digital systems; Dynamic scheduling; Field programmable gate arrays; Processor scheduling; Routing; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
FPGAs for Custom Computing Machines, 1998. Proceedings. IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-8186-8900-5
Type :
conf
DOI :
10.1109/FPGA.1998.707937
Filename :
707937
Link To Document :
بازگشت