Title :
Versatile thin wafer stacking technology for monolithic integration of temporary bonded thin wafers
Author :
Uhrmann, Thomas ; Burggraf, Jurgen ; Bravin, Julian ; Dragoi, Viorel ; Wimplinger, M. ; Matthias, T. ; Lindner, Philipp
Author_Institution :
EV Group, St. Florian am Inn, Austria
Abstract :
This paper will focus on recent results for wafer stacking of temporary bonded wafers for the integration in a monolithic device process. For ease of process integration, this process enables the face-to-back stacking of several device layers. Plasma activated fusion bonding could be shown to be an enabling step to lower annealing temperatures into a CMOS compatible range. Furthermore, plasma activation enables to use thermoplastic adhesives. Two types of test vehicles have been fabricated, showing on the one hand a successful stacking of a 11μm thin device wafer onto another thick substrate wafers. On the other hand, a triple stack of thick substrate wafer and two 20μm thin devices is shown as well. Bonding results have been measured using state-of-the-art measurement techniques, such as infrared scanning, scanning acoustic microscopy and scanning white light interferometry, to detect interface defects, bond integrity and temporary adhesive properties, respectively.
Keywords :
CMOS integrated circuits; adhesive bonding; annealing; integrated circuit manufacture; three-dimensional integrated circuits; wafer bonding; CMOS compatible range; annealing temperatures; face-to-back stacking; monolithic device process; monolithic integration; plasma activated fusion bonding; size 11 mum; size 20 mum; temporary bonded thin wafers; thermoplastic adhesives; thick substrate wafers; thin device wafer; thin wafer stacking technology; Annealing; Bonding; Microscopy; Plasmas; Silicon; Stacking; Wafer bonding;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2014 IEEE 64th
Conference_Location :
Orlando, FL
DOI :
10.1109/ECTC.2014.6897392