Title :
Development and characterization of new generation panel fan-out (P-FO) packaging technology
Author :
Hong-Da Chang ; Chang, David ; Liu, Kun ; Hsu, H.S. ; Rui-Feng Tai ; Hsiao-Chun Huang ; Yi-Che Lai ; Chang-Lun Lu ; Chun-Tang Lin ; Chiu, Shengfen
Author_Institution :
Siliconware Precision Ind. Co. Ltd., Taichung, Taiwan
Abstract :
Wafer Level Packaging (WLP) is a packaging technology focusing on integrated circuit (IC) packaging at wafer level instead of die level. WLP essentially consists of IC foundry fabrication process and subsequent device interconnection and back-end passivation process. The general wafer level packages (WLPs) are designed for fan-in chip scale packaging but the shrinkage of pad pitch and size at the chip to package interface is much faster than the shrinkage at the package to board interface. The embedded package technologies are developed to provide larger package size in order to offer a sufficient area to accommodate the redistribution interconnection with standard pitches at the packaging. Embedded technology (FO-WLP / eWLB and embedded die) are unique technological breakthroughs enabling further growth of next-generation packaging modules and brings several benefits such as small form factor of packages, electrical and thermal performance improvement and cost reduction for IDMs. Compare to FO-WLP, panel level packaging (PLP) has the advantage of using large panel processing compare with FO-WLP while 12" is commonly used. Hence panel fan-out package (P-FO) has a better cost down potential than FO-WLP. To demonstrate the new generation panel fan-out package conception, the several hetero-technologies are integrated into the packaging which composed of PCB, LCD, Bumping and FOWLP has substantially broadened the spectrum of the well established wafer level packaging (WLP) technologies. The new generation panel fan-out packaging combines the different infrastructures from several fields to realize the conception. The achieved results for the package, such as the large panel size process and precise die alignment capability point to the outstanding potential of this novel hetero-system. In this paper, mixing PCB, semiconductor back-end, semiconductor WLP and LCD Gen 2.5 (370×470mm) size processing technologies combined with innovation as well as integration of - -FO techniques are proposed, including high accuracy die bonding and die shift compensation at film lamination, lower warpage sheet form film lamination, good copper trace plating uniformity control at large panel area and also precise photolithographic technique. In addition to technology elaboration and process depiction, relevant experimental data and final reliability test results on board level have also been thoroughly demonstrated and discussed.
Keywords :
chip scale packaging; wafer bonding; wafer level packaging; FO-WLP; IC foundry fabrication process; IC packaging; IDM; LCD Gen 2.5; P-FO; PCB; PLP; back-end passivation process; bumping; chip to package interface; copper trace plating uniformity control; device interconnection; die bonding; die shift compensation; eWLB; embedded die; embedded package technologies; embedded technology; fan-in chip scale packaging; integrated circuit packaging; next-generation packaging modules; pad pitch; panel fan-out package; panel level packaging; photolithographic technique; precise die alignment capability point; redistribution interconnection; reliability test results; semiconductor WLP; semiconductor back-end; wafer level packaging; warpage sheet form film lamination; Lamination; Packaging; Reliability; Soldering; Substrates;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2014 IEEE 64th
Conference_Location :
Orlando, FL
DOI :
10.1109/ECTC.2014.6897402