DocumentCode :
2351761
Title :
An Overview of Low-Power Techniques for Field-Programmable Gate Arrays
Author :
Lamoureux, Julien ; Luk, Wayne
Author_Institution :
Imperial Coll. London, London
fYear :
2008
fDate :
22-25 June 2008
Firstpage :
338
Lastpage :
345
Abstract :
This paper provides an overview of low-power techniques for field-programmable gate arrays (FPGAs). It covers system-level design techniques and device-level design techniques that have targeted current commercial devices. It also describes current research on circuit-level and architecture-level design techniques. Recent studies on power modelling and on low-power computer-aided design (CAD) are also reported. Finally, it proposes future work that would enable the use of FPGA technology in applications where power and energy consumption is critical, such as mobile devices.
Keywords :
field programmable gate arrays; logic CAD; low-power electronics; computer-aided design; device-level design; energy consumption; field-programmable gate arrays; system-level design; Adaptive systems; Design automation; Energy consumption; Energy efficiency; Field programmable gate arrays; Logic circuits; Logic devices; Reconfigurable logic; Routing; Runtime; FPGA; low-power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems, 2008. AHS '08. NASA/ESA Conference on
Conference_Location :
Noordwijk
Print_ISBN :
978-0-7695-3166-3
Type :
conf
DOI :
10.1109/AHS.2008.71
Filename :
4584292
Link To Document :
بازگشت