Title :
SystemC-based Reconfigurable IP Modelling for System-on-Chip Design
Author :
Ahmadinia, Ali ; Ahmad, Balal ; Erdogan, Ahmet ; Arslan, Tughrul
Author_Institution :
Sch. of Eng. & Electron., Univ. of Edinburgh, Edinburgh
Abstract :
A new system-level approach is needed to incorporate reconfigurability in IP-inegration design flow, in order to speed up the designer´sA new system-level approach is needed to incorporate reconfigurability in IP-inegration design flow, in order to speed up the designer´s productivity. SystemC is used as a system level language to raise the abstraction level for embedded systems design and verification. To incorporate reconfiguration aspects of IPs, a multiple-context representation of the different functionalities is used that will be mapped on the re-configurable block during different run-time periods. Co-simulation scenario is proposed as a part of a system-on-chip (SoC) design and modelling. SystemC-HDL co-simulation scenario provides a way of checking interoperability of a single designed HW module with the SystemC model. As a case study, novel reconfigurable FFT and Viterbi architectures are modelled in SystemC, and plugged into a LEON platform for co-simulation. productivity. SystemC is used as a system level language to raise the abstraction level for embedded systems design and verification. To incorporate reconfiguration aspects of IPs, a multiple-context representation of the different functionalities is used that will be mapped on the re-configurable block during different run-time periods. Co-simulation scenario is proposed as a part of a system-on-chip (SoC) design and modelling. SystemC-HDL co-simulation scenario provides a way of checking interoperability of a single designed HW module with the SystemC model. As a case study, novel reconfigurable FFT and Viterbi architectures are modelled in SystemC, and plugged into a LEON platform for co-simulation.
Keywords :
hardware description languages; industrial property; integrated circuit design; system-on-chip; FFT architecture; LEON platform; SystemC-HDL co-simulation; Viterbi architecture; reconfigurable IP modelling; system level language; system-on-chip design; Adaptive systems; Computer architecture; Design engineering; Embedded system; Hardware; NASA; Productivity; Runtime; System-on-a-chip; Viterbi algorithm;
Conference_Titel :
Adaptive Hardware and Systems, 2008. AHS '08. NASA/ESA Conference on
Conference_Location :
Noordwijk
Print_ISBN :
978-0-7695-3166-3
DOI :
10.1109/AHS.2008.63