DocumentCode :
2352983
Title :
A path-based methodology for post-silicon timing validation
Author :
Lee, Leonard ; Li-C Wang ; Mak, T.M. ; Cheng, Kwang-Ting
Author_Institution :
Dept. of ECE, UC-Santa Barbara, Santa Barbara, CA, USA
fYear :
2004
fDate :
7-11 Nov. 2004
Firstpage :
713
Lastpage :
720
Abstract :
This work presents a novel path-based methodology for post-silicon timing validation. In timing validation, the objective is to decide if the timing behavior observed from the silicon is consistent with that predicted by the timing model. At the core of our path-based methodology, we propose a framework to obtain the post-silicon path ranking from observing silicon timing behavior. Then, the consistency is determined by comparing the post-silicon path ranking and the pre-silicon path ranking calculated based on the timing model. Our post-silicon ranking methodology consists of two approaches: ranking optimization and path filtering. We discuss the applications of both approaches and their impacts on the path ranking results. For experiments, we utilize a statistical timing simulator that was developed in the past to derive chip samples and we demonstrate the feasibility of our methodology using benchmark circuits.
Keywords :
circuit optimisation; circuit simulation; integrated circuit modelling; silicon; statistical analysis; path filtering; path-based methodology; post-silicon path ranking; post-silicon timing validation; ranking optimization; silicon timing behavior; statistical timing simulator; timing model; Benchmark testing; Circuit testing; Clocks; Crosstalk; Delay estimation; Filtering; Manufacturing; Predictive models; Silicon; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2004. ICCAD-2004. IEEE/ACM International Conference on
ISSN :
1092-3152
Print_ISBN :
0-7803-8702-3
Type :
conf
DOI :
10.1109/ICCAD.2004.1382669
Filename :
1382669
Link To Document :
بازگشت