DocumentCode :
2353210
Title :
Energy-efficient architectures for timing error-tolerant processors
Author :
Sartori, John ; Kumar, Rakesh
Author_Institution :
Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
fYear :
2010
fDate :
16-18 Dec. 2010
Firstpage :
1
Lastpage :
2
Abstract :
Architectural design decisions have traditionally been made to maximize processor efficiency during correct operation. However, due to increasing unreliability at the circuit level due to manufacturing and dynamic variations, the cost of maintaining the abstraction of flawless hardware continues to escalate. Recently, error resilience mechanisms have been proposed that allow timing errors during nominal operation and tolerate or correct the errors for an overall reduction in power and/or energy [3]. In this work, we ask whether processors should be architected differently to maximize energy efficiency given the availability of an error resilience mechanism.
Keywords :
fault tolerant computing; program processors; architectural design decisions; energy-efficient architectures; error resilience mechanisms; flawless hardware; timing error-tolerant processors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Energy Aware Computing (ICEAC), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-8273-3
Type :
conf
DOI :
10.1109/ICEAC.2010.5702294
Filename :
5702294
Link To Document :
بازگشت