Title :
Behavioral modeling of continuous time ΔΣ modulators
Author :
Sobot, Robert ; Stapleton, Shawn ; Syrzycki, Marek
Author_Institution :
Simon Fraser Univ., Burnaby, BC, Canada
Abstract :
A mixed-signal continuous time behavioral model of a continuous time delta-sigma modulator (CT ΔΣ) is presented. CT ΔΣ modulators, by their nature, are mixed-signal systems. That fact creates a discontinuity in the traditional IC design flow which assumes that "discrete" and "continuous" time domain designs require separate design tools. We present a top level behavioral CT ΔΣ model that can be used within the analog IC design environment. High speed CT ΔΣ modulators are implemented using both "analog" and "digital" subblocks. We created mixed-signal models of the subblocks in order to efficiently perform simulations that accurately reflect circuit behavior in the continuous time domain. The models were built out of primitives available in SPICE and Verilog-A™. We present a first order CT low-pass ΔΣ (CTLP ΔΣ) as well as a fourth order CT band-pass ΔΣ (CTBP ΔΣ) to demonstrate the modeling technique and simulation methodology. We explored the influence of the loop delay and clock jitter on the CT ΔΣ performance.
Keywords :
SPICE; circuit simulation; delta-sigma modulation; hardware description languages; integrated circuit design; SPICE; behavioral modeling; circuit simulation; clock jitter; continuous time delta-sigma modulator; hardware description languages; integrated circuit design; loop delay; Analog integrated circuits; Circuit simulation; Clocks; Delay; Delta modulation; Digital modulation; Hardware design languages; Integrated circuit modeling; Jitter; SPICE;
Conference_Titel :
Behavioral Modeling and Simulation, 2003. BMAS 2003. Proceedings of the 2003 International Workshop on
Print_ISBN :
0-7803-8135-1
DOI :
10.1109/BMAS.2003.1249863