DocumentCode :
2353589
Title :
Parallel feedback compensation for LDO voltage regulators
Author :
Salem, Loai ; Ghoneima, Maged ; Ismail, Yehea ; Jain, Rinkle
Author_Institution :
Nano-Electron. Integrated Syst. Center (NISC), Nile Univ., Cairo, Egypt
fYear :
2010
fDate :
16-18 Dec. 2010
Firstpage :
1
Lastpage :
4
Abstract :
A novel low dropout (LDO) voltage regulator compensation technique is demonstrated. A parallel feedback path is used to insert a zero at approximately three times the output pole. The parallel feedback consists of passive elements only and occupies small area. The proposed technique completely eliminates the output pole at different load conditions and results in high LDO bandwidth, which achieves fast output tracking of the input reference and fast recovery of sudden load changes. Moreover, the output pole elimination at different load conditions enables the potential scaling of the error amplifier quiescent current with the load without compromising stability. The proposed LDO has been implemented in 65-nm TSMC low-power CMOS process, and achieves 0.24-ns response time at 94% current efficiency. For a 1.2-V input voltage and 1-V output voltage the regulator enables 79mVp-p output droop for a maximum load step.
Keywords :
CMOS integrated circuits; feedback; voltage regulators; LDO voltage regulator; TSMC low-power CMOS process; error amplifier quiescent current; low dropout voltage regulator compensation; parallel feedback compensation; passive element; size 65 nm; voltage 1.2 V;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Energy Aware Computing (ICEAC), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-8273-3
Type :
conf
DOI :
10.1109/ICEAC.2010.5702312
Filename :
5702312
Link To Document :
بازگشت