Title :
Using BIST circuitry to measure DRV of large SRAM arrays
Author :
Yahya, Farah B. ; Mansour, Mohammad ; Kayssi, Ayman ; Hajj, Hazem
Author_Institution :
ECE Dept., American Univ. of Beirut, Beirut, Lebanon
Abstract :
This paper presents a new technique to measure the data retention voltage (DRV) of large SRAM arrays in the presence of process variations. The main aim of the proposed technique is to ensure that the SRAM array operates at the minimum energy point. In the proposed procedure, the DRV is measured by implementing a small test circuit on-chip consisting of a modified form of the memory Built-In Self Test (BIST) unit, a DC-DC converter and a Test Control Unit (TCU). The circuit was developed in 90nm technology and simulated using HSPICE. Previously proposed statistical techniques determine the DRV at around 150mV, whereas the proposed technique showed that the SRAM array under test could retain its data at voltages as low as 80mV which would result in significant power savings.
Keywords :
DC-DC power convertors; SRAM chips; built-in self test; DC-DC converter; HSPICE simulation; SRAM arrays; built-in self test; data retention voltage; minimum energy point; process variations; size 90 nm; test control unit; voltage 80 mV;
Conference_Titel :
Energy Aware Computing (ICEAC), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-4244-8273-3
DOI :
10.1109/ICEAC.2010.5702323