DocumentCode :
2353806
Title :
Detection of multiple transitions in delay fault test of SPARC64 microprocessor
Author :
Maruyama, Daisuke ; Kanuma, Akira ; Mochiyama, Takashi ; Komatsu, Hiroaki ; Sugiyama, Yaroku ; Ito, Noriyuki
Author_Institution :
Fujitsu Ltd., Kawasaki, Japan
fYear :
2004
fDate :
7-11 Nov. 2004
Firstpage :
893
Lastpage :
898
Abstract :
This work presents a new non-robust delay fault test generation method for the purpose of screening delay defects of microprocessors with fewer test vectors. It is important to reduce the number of test vectors in order to reduce test time, memory usage in the tester, and the overall testing cost. By paying attention to the constraints of off-path inputs in a non-robust test, we made it possible to generate a pair of test vectors to detect multiple delay faults based on the traditional dynamic compaction technique. Delay fault test based on our method is applied to SPARC64 microprocessor with 1.3 GHz clock for screening delay defects, and we achieved 90% coverage with 3,567 test vectors. The comparison results also show that the robust test is not practical for the screening purpose, since it needs more than three times the number of test vectors as compared to the non-robust test.
Keywords :
automatic test pattern generation; delays; integrated circuit testing; microprocessor chips; 1.3 GHz; SPARC64 microprocessor; delay defects; dynamic compaction; multiple delay faults; multiple transition detection; nonrobust delay fault test generation; test coverage; test time reduction; test vectors; Circuit faults; Circuit testing; Clocks; Costs; Fault detection; Logic testing; Microprocessors; Performance evaluation; Propagation delay; Robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2004. ICCAD-2004. IEEE/ACM International Conference on
ISSN :
1092-3152
Print_ISBN :
0-7803-8702-3
Type :
conf
DOI :
10.1109/ICCAD.2004.1382701
Filename :
1382701
Link To Document :
بازگشت