DocumentCode :
235390
Title :
Demonstration of low cost TSV fabrication in thick silicon wafers
Author :
Vick, E. ; Temple, D.S. ; Anderson, Richard ; Lannon, J. ; Li, Cong ; Peterson, K. ; Skidmore, G. ; Han, C.J.
Author_Institution :
RTI Int., Research Triangle Park, NC, USA
fYear :
2014
fDate :
27-30 May 2014
Firstpage :
1641
Lastpage :
1647
Abstract :
Low cost wafer-level chip-scale vacuum packaging (WLCSVP) imposes unique constraints on potential implementation of through-silicon vias (TSVs). A WLCSVP requires a relatively thick substrate to prevent mechanical failure. Two approaches for integrating TSVs in thick silicon wafers have been successfully demonstrated. Both approaches enable TSV formation from the backside of a device wafer and are compatible with the requirements of subsequent packaging operations. We achieved low contact resistance between TSVs and frontside Ti/Cu and Al metallization, while demonstrating high isolation resistance and high TSV yield.
Keywords :
aluminium; chip scale packaging; contact resistance; copper alloys; elemental semiconductors; integrated circuit metallisation; silicon; titanium alloys; wafer level packaging; Al; Al metallization; Si; Ti-Cu; WLCSVP; contact resistance; device wafer backside; frontside Ti-Cu metallization; isolation resistance; low cost TSV fabrication; low cost wafer-level chip-scale vacuum packaging; packaging operations; thick silicon wafers; thick substrate; through-silicon vias; unique constraints; Metallization; Silicon; Standards; Substrates; Through-silicon vias; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2014 IEEE 64th
Conference_Location :
Orlando, FL
Type :
conf
DOI :
10.1109/ECTC.2014.6897515
Filename :
6897515
Link To Document :
بازگشت