DocumentCode :
2356184
Title :
Design of an ASIP LDPC Decoder Compliant with Digital Communication Standards
Author :
Le Gal, Bertrand ; Jego, Christophe
Author_Institution :
IPB / ENSEIRB-MATMECA, Talence Univ. de Bordeaux, Bordeaux, France
fYear :
2012
fDate :
17-19 Oct. 2012
Firstpage :
19
Lastpage :
24
Abstract :
Application Specific Instruction set Processor (ASIP) is a promising approach to design an LDPC decoder that have to be compliant with multi-standards. Indeed, channel decoding is mainly dominated by dedicated hardware implementations that cannot easily support a large variety of digital communication standards. In this paper, an LDPC decoder architecture based on a publicly available MIPS processor core associated with a homogeneous matrix of processing units is presented. The proposed architecture corresponds to an intermediate approach between the creation of an new application specific instruction set processor and a fully dedicated decoder. The design and the FPGA prototyping of the resultant architectures are thus described. Results demonstrate the potential of this ASIP approach to implement efficient flexible LDPC decoders.
Keywords :
channel coding; field programmable gate arrays; instruction sets; parity check codes; telecommunication standards; ASIP LDPC decoder; FPGA; MIPS processor core; application specific instruction set processor; channel decoding; digital communication standards; Algorithm design and analysis; Computer architecture; Decoding; Digital video broadcasting; Hardware; Parity check codes; Standards; ASIP architecture; LDPC codes; MIPS processor; SIMD matrix; digital communication standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems (SiPS), 2012 IEEE Workshop on
Conference_Location :
Quebec City, QC
ISSN :
2162-3562
Print_ISBN :
978-1-4673-2986-6
Type :
conf
DOI :
10.1109/SiPS.2012.62
Filename :
6363178
Link To Document :
بازگشت