Title :
Design scan test strategy for single phase dynamic circuits
Author :
Cheng, Ching-Hwa
Author_Institution :
Dept. of Electron. Eng., Feng Chia Univ., Taichung, Taiwan
Abstract :
Mixed static-dynamic circuits are widely used to design high-performance circuits (e.g. ALUs, communication circuits etc), among them the most famous is the true single-phase clocked (TSPC) dynamic circuit. The TSPC is often used to design high-speed dynamic-sequential CMOS circuits, which contain dynamic, static circuits and memory elements (such as latches, and flip-flops). All these components are operated in a single clocking phase system. Although the scan design is an applicable technique for most circuits, especially for intellectual property (IP) design, scan testing issues for mixed dynamic/static circuits themselves are seldom discussed. In this paper, we propose a new design of scan latch and full/partial scan test strategy for single phase dynamic TSPC circuits, which are constructed by N (P) type of domino logic and clock latches. The full-scan design could support circuit diagnosis capability while the partial-scan would lead to less performance penalty.
Keywords :
CMOS logic circuits; boundary scan testing; flip-flops; logic design; logic testing; TSPC; circuit diagnosis; domino logic; dynamic-sequential CMOS circuits; flip-flops; full scan test strategy; intellectual property design; latches; memory elements; mixed static-dynamic circuits; partial scan test; scan latch; scan test design; single phase dynamic circuits; true single-phase clocked dynamic circuits; CMOS logic circuits; Circuit testing; Clocks; Flip-flops; Latches; Logic circuits; Logic design; Logic gates; Logic testing; Voltage;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2003. Proceedings. 18th IEEE International Symposium on
Print_ISBN :
0-7695-2042-1
DOI :
10.1109/DFTVS.2003.1250113