DocumentCode :
2356864
Title :
Design techniques for high performance asynchronous arithmetic operators
Author :
Fan, Xingcha ; Burford, Richard G. ; Bergmann, Neil W.
Author_Institution :
Sch. of Inf. Sci. & Technol., Flinders Univ. of South Australia, Adelaide, SA, Australia
fYear :
1994
fDate :
5-8 Dec 1994
Firstpage :
127
Lastpage :
132
Abstract :
High performance asynchronous arithmetic operator design techniques are proposed, which adopt some of the techniques commonly used in synchronous systems such as fast precharged logic and efficient latch design, while maintaining the features of localized and elastic pipelining control inherent in asynchronous design. A pipelined sixteen bit multiplier designed using these techniques is presented and its performance compared with several previously reported asynchronous and synchronous designs
Keywords :
asynchronous circuits; logic design; mathematical operators; multiplying circuits; pipeline arithmetic; 16 bit; asynchronous arithmetic operators; design; fast precharged logic; latch; localized elastic pipelining; multiplier; Arithmetic; Clocks; Control systems; Digital signal processing chips; Information science; Logic design; Pipeline processing; Propagation delay; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. APCCAS '94., 1994 IEEE Asia-Pacific Conference on
Conference_Location :
Taipei
Print_ISBN :
0-7803-2440-4
Type :
conf
DOI :
10.1109/APCCAS.1994.514536
Filename :
514536
Link To Document :
بازگشت