Title :
Error detection in signed digit arithmetic circuit with parity checker [adder example]
Author :
Cardarilli, G.C. ; Ottavi, M. ; Pontarelli, S. ; Re, M. ; Salsano, A.
Author_Institution :
Dept. of Electron. Eng., Rome Univ., Italy
Abstract :
This paper proposes a methodology for the development of simple arithmetic self-checking circuits using a signed digit representation. In particular, the architecture of an adder is reported and its self-checking capability with respect to the stuck-at fault set is shown. The main idea underlying the paper is to exploit the properties of signed digit representation, allowing carry-free operations. In a carry free adder, the parity can be easily checked, allowing therefore detecting the occurrence of a fault belonging to the considered stuck-at fault set. The proposed architecture is therefore very suitable for the implementation of self-checking adders that are also fast due to the same carry free property.
Keywords :
adders; digital arithmetic; error detection; logic testing; parity check codes; arithmetic self-checking circuits; carry-free operations; error detection; parity checker; signed digit adder; signed digit arithmetic circuit; signed digit representation; stuck-at fault set; Adders; Application specific integrated circuits; Arithmetic; Circuit faults; Computer applications; Computer architecture; Electrical fault detection; Fault detection; Integrated circuit reliability; Pervasive computing;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2003. Proceedings. 18th IEEE International Symposium on
Print_ISBN :
0-7695-2042-1
DOI :
10.1109/DFTVS.2003.1250137