DocumentCode :
2357145
Title :
A unified SOC test approach based on test data compression and TAM design
Author :
Iyengar, Vikram ; Chandra, Anshuman
Author_Institution :
IBM Microeletronics, Essex Junction, VT, USA
fYear :
2003
fDate :
3-5 Nov. 2003
Firstpage :
511
Lastpage :
518
Abstract :
Test access mechanism (TAM) optimization and test data compression lead to a reduction in test data volume and testing time for SOCs. In this paper, we integrate for the first time both these approaches into a single test methodology. We show, how an integrated test architecture based on TAMs and test data decoders can be designed. The proposed approach offers considerable savings in test resource requirements. Two case studies using the integrated test architecture are presented. Experimental results on rest data volume reduction, savings in test application time and the low test pin overheads for a benchmark SOC demonstrate the effectiveness of this approach.
Keywords :
data compression; integrated circuit testing; logic design; logic testing; system-on-chip; SOC test; TAM design; TAM optimization; test access mechanism; test data compression; test data decoders; test data volume reduction; test resource requirements; testing time reduction; Automatic testing; Costs; Hardware; Job shop scheduling; Logic testing; Pins; Software testing; System testing; System-on-a-chip; Test data compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2003. Proceedings. 18th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-2042-1
Type :
conf
DOI :
10.1109/DFTVS.2003.1250150
Filename :
1250150
Link To Document :
بازگشت