DocumentCode :
2357164
Title :
Embedded compact deterministic test for IP-protected cores
Author :
Kinsman, Adam B. ; Hewitt, Jonathan I. ; Nicolici, Nicola
Author_Institution :
Dept. of Electr. & Comput. Eng., McMaster Univ., Hamilton, Ont., Canada
fYear :
2003
fDate :
3-5 Nov. 2003
Firstpage :
519
Lastpage :
526
Abstract :
Motivated by the difficulty of implementing pseudo-random built-in self-test (BIST) to non-BIST-ready intellectual properly (IP) cores, this paper introduces StreamBIST, a new low cost methodology for embedded deterministic test. By combining low overhead pseudo-random on-chip generation with external control for test pattern expansion, the proposed StreamBIST methodology provides maximum coverage for IP core compact and deterministic test sets. In addition to guaranteeing IP-protection, StreamBIST facilitates reduction in volume of test data, testing time, tester channel capacity requirements and it can seamlessly be integrated into the existing tool flows for modular system-on-a-chip (SOC) testing.
Keywords :
built-in self test; industrial property; integrated circuit testing; logic design; logic testing; system-on-chip; BIST; IP-protected cores; IP-protection; SOC testing; StreamBIST; TAM design algorithms; care bit density; embedded compact deterministic test; intellectual properly cores; pseudo-randon built-in self test; system-on-a-chip; test data volume reduction; test pattern expansion; tester channel capacity requirements; testing time reduction; Automatic test pattern generation; Automatic testing; Built-in self-test; Channel capacity; Costs; Performance evaluation; Semiconductor device manufacture; Semiconductor device testing; System testing; Test data compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2003. Proceedings. 18th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-2042-1
Type :
conf
DOI :
10.1109/DFTVS.2003.1250151
Filename :
1250151
Link To Document :
بازگشت