Title :
Fault tolerant design of combinational and sequential logic based on a parity check code
Author :
Almukhaizim, Sobeeh ; Makris, Yiorgos
Author_Institution :
Dept. of Electr. Eng., Yale Univ., New Haven, CT, USA
Abstract :
We describe a method for designing fault tolerant circuits based on an extension of a concurrent error detection (CED) technique. The proposed extension combines parity check codes and duplication in order to not only perform error detection but also provide diagnosis and correction capabilities. Informed selection among the outputs of the original synthesized circuit and the outputs of a constrained-sharing resynthesized duplicate with parity check codes renders a low-cost fault tolerant design. Experimental results confirm the efficacy of the proposed method as a general solution for designing fault tolerant circuits.
Keywords :
circuit reliability; combinational circuits; error correction; error detection; fault tolerance; logic design; parity check codes; sequential circuits; CED technique; combinational logic; concurrent error detection; duplication; error correction; error detection; error diagnosis; fault tolerant circuit design; parity check codes; sequential logic; Circuit faults; Circuit testing; Costs; Design methodology; Electrical fault detection; Fault detection; Fault diagnosis; Fault tolerance; Logic design; Parity check codes;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2003. Proceedings. 18th IEEE International Symposium on
Print_ISBN :
0-7695-2042-1
DOI :
10.1109/DFTVS.2003.1250156