DocumentCode :
2357326
Title :
Hierarchical circuit optimization for analog LSIs using device model refining
Author :
Ohtsuka, Tomohiko ; Kunieda, Hiroaki
Author_Institution :
Fac. of Eng., Tokyo Inst. of Technol., Japan
fYear :
1994
fDate :
5-8 Dec 1994
Firstpage :
282
Lastpage :
287
Abstract :
This paper presents a new approach to circuit optimization, aiming at both short optimization time and high accuracy. Initially, the design variables of the analog circuit module are optimized with simple transistor models with the aim at making design variables closer to the optimal solution speedy. After the design variable vector reaches the near optimal solution, the device model refinement is performed for each device to achieve higher precision. This procedure is repeated until the device model becomes precise enough in the IC environment. The sequence of the device model refinement should be set in advance by designers. A design example indicates that the optimization using device model refining can be carried out in a shorter time than the simulation based approach, whilst achieving a high precision for the solution
Keywords :
analogue integrated circuits; circuit CAD; circuit optimisation; equivalent circuits; integrated circuit modelling; large scale integration; IC design environment; analog LSI circuits; analog circuit module; device model refinement; device model refining; hierarchical circuit optimization; Circuit optimization; Circuit simulation; Computational modeling; Design automation; Design methodology; Design optimization; Integrated circuit modeling; Large scale integration; Libraries; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. APCCAS '94., 1994 IEEE Asia-Pacific Conference on
Conference_Location :
Taipei
Print_ISBN :
0-7803-2440-4
Type :
conf
DOI :
10.1109/APCCAS.1994.514563
Filename :
514563
Link To Document :
بازگشت