Title :
New efficient interpolation algorithm and its realizations
Author :
Chen, Sau-Gee ; Chen, Kai-Yao
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
A new 1-D linear-phase interpolation algorithm is proposed in this paper. For every M output points the new algorithm reduces the number of multiplication operations from the best known N/2 to N/4+N/(2M), while it requires 3N/4+3N/(2M)+2M-2 addition operations, which may be smaller or greater than the best known N-M, where N and M are the interpolator tap number and interpolation factor respectively. The algorithms are further extended to 1-D nonlinear-phase interpolation and 2-D linear-phase interpolations. Systolic array realization for 1-D linear-phase algorithm is also given, which is highly regular and suitable for VLSI implementation. The algorithm assumes a filter order of an even multiple of the interpolation factor. The condition is not too restrictive, because the interpolator tap number can be shown to be empirically proportional to the interpolation factor. Moreover, the drawback of possibly increased filter order could be overcompensated by the saving of close to N/2 multiplication operations, as well as the gain in tighter filter specifications
Keywords :
filtering theory; interpolation; systolic arrays; 1-D linear-phase interpolation algorithm; 1-D nonlinear-phase interpolation; 2-D linear-phase interpolation; VLSI; addition operations; filter; multiplication operations; systolic array; Costs; Equations; Filters; Interpolation; Signal processing algorithms; Signal sampling; Systolic arrays; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1994. APCCAS '94., 1994 IEEE Asia-Pacific Conference on
Conference_Location :
Taipei
Print_ISBN :
0-7803-2440-4
DOI :
10.1109/APCCAS.1994.514584