Title :
Modeling, simulation and layout synthesis for giga scale CMOS VLSI
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
Abstract :
Summary form only given, as follows. With continuing proliferation of CMOS technology, we are approaching the era of giga-scale VLSI integration with lower power requirement. It would not be surprising to any member of the VLSI community that the validity of many CAD models become obsolete in the deep submicron technology. Also, the required chip complexity increases faster than what designers can afford in even shorter design cycle time. In order to manage the design complexity and contain the increase in the design effort of VLSI chips, it is critically important to fully automate the layout of VLSI circuits in a manner the finished layout meets all the design objectives such as timing, area, reliability constraints with high yield. Here the author considers new MOS models for deep submicron technologies, fast and accurate simulation techniques for VLSI circuits, MOS reliability modeling and diagnosis, and timing-driven layout CMOS synthesis techniques. FPGA, standard cells based design and full custom design cases are considered. For FPGA, timing-driven partitioning is considered along with new CAD tool development trends. For standard cells based design, gate sizing techniques for meeting timing and low-power constraints with minimum area are discussed. For full custom design, an integrated environment for compact layout platforms, triple metal routing techniques and transistor sizing algorithms is discussed
Keywords :
CMOS integrated circuits; VLSI; application specific integrated circuits; circuit analysis computing; circuit layout CAD; field programmable gate arrays; integrated circuit layout; integrated circuit modelling; integrated circuit reliability; reliability theory; CAD tool development; CMOS layout synthesis; FPGA; MOS models; MOS reliability modeling; deep submicron technology; full custom design; gate sizing techniques; giga scale CMOS VLSI; integrated environment; low-power constraints; simulation techniques; standard cells based design; timing-driven layout synthesis; timing-driven partitioning; transistor sizing algorithms; triple metal routing techniques; Algorithm design and analysis; CMOS technology; Circuit simulation; Circuit synthesis; Design automation; Field programmable gate arrays; Routing; Semiconductor device modeling; Timing; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1994. APCCAS '94., 1994 IEEE Asia-Pacific Conference on
Conference_Location :
Taipei
Print_ISBN :
0-7803-2440-4
DOI :
10.1109/APCCAS.1994.514591