Title :
Design and analysis of fourth-order leapfrog topologies for sigma-delta A/D converters
Author :
Lin, Wen-Bin ; Kuo, Tai-Haur ; Su, Chuen-Hsien ; Chen, Ji-Rong
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
A novel design and analysis method for a 4th-order sigma-delta modulator (SDM or DSM) based on leapfrog topologies is presented. First, we discuss the arrangement of delayed and non-delayed type integrators for the leapfrog topologies and then determine a stable topology for analysis. Using the theoretical analysis including DC analysis and the relationship of roots and coefficients of an equation, the ranges of the loop coefficients which stabilize the system are determined. The numerical analysis is then adopted to analyze the ranges of the loop coefficients. According to the above analysis methods, the stable regions in frequency domain are easily determined. From these stable regions, a set of coefficients for VLSI implementation is chosen. The chosen loop coefficients of the leapfrog topologies are very simple and such that circuit complexity is reduced, To component variations, the performance of leapfrog SDM is less sensitive than that of leapfrog filter. Hence, circuit design becomes simpler and more effective. Behavior simulation shows that a 4th-order leapfrog topology can achieve the inband signal-to-noise ratio (SNR) more than 110 dB and the dynamic range (DR) more than 110 dB for 640 oversampling ratio. Besides, it also shows that both the gain ripple for inband signal and group delay variation are negligible, Hence, the leapfrog topologies can be used in ultra-high resolution signal processing system such as speech application, codec in digital cellular phone, and high precision measurement equipment
Keywords :
VLSI; circuit stability; integrating circuits; sigma-delta modulation; DC analysis; VLSI implementation; delayed type integrators; dynamic range; fourth-order leapfrog topologies; frequency domain; gain ripple; inband signal-to-noise ratio; loop coefficients; nondelayed type integrators; sigma-delta A/D converters; stable topology; ultra-high resolution signal processing system; Circuit topology; Complexity theory; Delay; Delta-sigma modulation; Design methodology; Equations; Filters; Frequency domain analysis; Numerical analysis; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1994. APCCAS '94., 1994 IEEE Asia-Pacific Conference on
Conference_Location :
Taipei
Print_ISBN :
0-7803-2440-4
DOI :
10.1109/APCCAS.1994.514598