DocumentCode :
2358057
Title :
Thermal modeling and simulation of a package-on-package embedded micro wafer level package (EMWLP) structure at the package and system-level
Author :
Hoe, Yen Yi Germaine ; Choong, Chong Ser ; Rao, Vempati Srinivasa ; Sharma, Gaurav ; Xiaowu, Zhang ; Pinjala, D.
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2010
fDate :
8-10 Dec. 2010
Firstpage :
285
Lastpage :
291
Abstract :
In the embedded wafer-level packaging field, the embedded micro wafer level package (EMWLP) technology leverages on fan-out redistribution connections, keeping the reliance on wire-bonding and flip-chip bump connections to a minimum, thus streamlining the packaging process. As the embedded micro wafer level packaging (EMWLP) technology evolves to capitalize on package-on-package (POP) technology, this study´s parametric thermal modeling focuses on analyzing the thermal impact of increased density in a low thermal conductivity packaging material. The package design in this work has the following specifications: the memory EMWLP (die size: 7×7×0.2mm) on logic EMWLP structure (die size : 8×8×0.2mm), sized 12×12×0.9mm in total. The POP structure, furthermore, incorporates through-mold-interconnects (TMI) in the bottom logic package to provide short electrical connection from the top package to the board level. The impact on multi-package thermal resistance is then studied as the following parameters vary: power dissipation (in both packages); mold conductivity; number of TMIs; number of solder ball connections; inclusion and size of an interpackage heatslug; inclusion and thermal conductivity of a top heatspreader. The thermal management of the dies are also studied based on the above measures and was found to accommodate under 4W of total POP power. Finally, simulation results for a general system-level thermal modeling of the EMWLP POP in a cellphone scenario are also conducted with passive thermal management solutions proposed.
Keywords :
flip-chip devices; integrated circuit interconnections; lead bonding; solders; thermal conductivity; thermal management (packaging); thermal resistance; wafer level packaging; embedded microwafer level package; fan-out redistribution connections; flip chip bump connections; interpackage heat slug; logic EMWLP structure; mold conductivity; multipackage thermal resistance; package-on-package; parametric thermal modeling; power dissipation; solder ball connections; thermal conductivity; thermal management; through mold interconnects; wire bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2010 12th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-8560-4
Electronic_ISBN :
978-1-4244-8561-1
Type :
conf
DOI :
10.1109/EPTC.2010.5702649
Filename :
5702649
Link To Document :
بازگشت