Title :
Application of scanning capacitance microscopy on SOI wafer in die-level failure analysis
Author :
Seah Pei Hong ; Zheng Xin Hua ; Chng Kheaw Chung ; Chin, Alvin
Author_Institution :
Syst. on Silicon Manuf. Co. Pte Ltd., Singapore, Singapore
fDate :
June 30 2014-July 4 2014
Abstract :
With the presence of Buried Oxide (BOX) layer in Silicon On Insulator (SOI) wafer, local defect isolation by using Conductive Atomic Force Microscopy (C-AFM) in die-level failure analysis is not feasible as electric current is unable to pass through the BOX layer. To overcome this limitation, Scanning Capacitance Microscopy (SCM) is used to perform local defect isolation in die-level failure analysis. Investigation was performed to evaluate the type of SCM probes which gave high signal sensitivity. Case study on sample with leakage through the SOI substrate is demonstrated and presented in this paper.
Keywords :
atomic force microscopy; buried layers; failure analysis; semiconductor technology; silicon-on-insulator; SOI wafer; buried oxide layer; conductive atomic force microscopy; die level failure analysis; local defect isolation; scanning capacitance microscopy; silicon on insulator wafer; Capacitance; Failure analysis; Layout; Microscopy; Probes; Silicon; Silicon-on-insulator;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2014 IEEE 21st International Symposium on the
Conference_Location :
Marina Bay Sands
Print_ISBN :
978-1-4799-3931-2
DOI :
10.1109/IPFA.2014.6898163